Home|Journals|Articles by Year|Audio Abstracts
 

Research Article

EEO. 2021; 20(1): 8353-8359


Analysis of Accuracy Tradeoff Multiplier for Imprecise computing system

Deborah Roseline.P, Venkatesh Babu.S, Annamalai. P, PREM SANGEETH.V, THANGADURAI.R.




Abstract

Dynamic—Multiplication is a key focal limit with respect to some blunder tolerant applications. Harsh augmentation is seen as a successful methodology for trading off vitality against execution and precision. This paper proposes a 16 bit multiplier accumulator. The proposed arrangement can effectively pick the length of the convey proliferation to satisfy the exactness essentials adaptable. The partial product tree of the multiplier is approximated by the proposed tree blower. A multiplier design is realized by using the carry maskable adder and the compressor. The Multiplier-accumulator (MAC) unit supports huge number of digital signal processing (DSP) applications.

Key words: MAC, compressor, carry maskable adder.






Full-text options


Share this Article


Online Article Submission
• ejmanager.com




ejPort - eJManager.com
Refer & Earn
JournalList
About BiblioMed
License Information
Terms & Conditions
Privacy Policy
Contact Us

The articles in Bibliomed are open access articles licensed under Creative Commons Attribution 4.0 International License (CC BY), which permits use, sharing, adaptation, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons licence, and indicate if changes were made. To view a copy of this licence, visit http://creativecommons.org/licenses/by/4.0/.